%A Bill,Johannes %A Schuch,Klaus %A BrĂ¼derle,Daniel %A Schemmel,Johannes %A Maass,Wolfgang %A Meier,Karlheinz %D 2010 %J Frontiers in Computational Neuroscience %C %F %G English %K Leaky Integrate-and-Fire Neuron,neuromorphic hardware,Parallel Computing,PCSIM,robustness,Self-regulation,short-term synaptic plasticity,spiking neural networks %Q %R 10.3389/fncom.2010.00129 %W %L %M %P %7 %8 2010-October-08 %9 Original Research %+ Mr Johannes Bill,University of Heidelberg,Kirchhoff Institute for Physics,Heidelberg,Germany,bill.scientific@gmail.com %+ Mr Johannes Bill,Graz University of Technology,Institute For Theoretical Computer Science,Graz,Austria,bill.scientific@gmail.com %# %! Compensating hardware-inhomogeneities via STP %* %< %T Compensating Inhomogeneities of Neuromorphic VLSI Devices Via Short-Term Synaptic Plasticity %U https://www.frontiersin.org/articles/10.3389/fncom.2010.00129 %V 4 %0 JOURNAL ARTICLE %@ 1662-5188 %X Recent developments in neuromorphic hardware engineering make mixed-signal VLSI neural network models promising candidates for neuroscientific research tools and massively parallel computing devices, especially for tasks which exhaust the computing power of software simulations. Still, like all analog hardware systems, neuromorphic models suffer from a constricted configurability and production-related fluctuations of device characteristics. Since also future systems, involving ever-smaller structures, will inevitably exhibit such inhomogeneities on the unit level, self-regulation properties become a crucial requirement for their successful operation. By applying a cortically inspired self-adjusting network architecture, we show that the activity of generic spiking neural networks emulated on a neuromorphic hardware system can be kept within a biologically realistic firing regime and gain a remarkable robustness against transistor-level variations. As a first approach of this kind in engineering practice, the short-term synaptic depression and facilitation mechanisms implemented within an analog VLSI model of I&F neurons are functionally utilized for the purpose of network level stabilization. We present experimental data acquired both from the hardware model and from comparative software simulations which prove the applicability of the employed paradigm to neuromorphic VLSI devices.